DocumentCode :
1680397
Title :
Component labeling for k-concave binary images using an FPGA
Author :
Ito, Yasuaki ; Nakano, Koji
Author_Institution :
Dept. of Inf. Eng., Hiroshima Univ., Hiroshima
fYear :
2008
Firstpage :
1
Lastpage :
8
Abstract :
Connected component labeling is a task that assigns unique IDs to the connected components of a binary image. The main contribution of this paper is to present a hardware connected component labeling algorithm for k-concave binary images designed and implemented in FPGA. Pixels of a binary image are given to the FPGA in raster order, and the resulting labels are also output in the same order. The advantage of our labeling algorithm is small latency and to use a small internal storage of the FPGA. We have implemented our hardware labeling algorithm in an Altera Stratix Family FPGA, and evaluated the performance. The implementation result shows that for a 10-concave binary image of 2048 times 2048, our connected component labeling algorithm runs in approximately 70 ms and its latency is approximately 750 ns.
Keywords :
field programmable gate arrays; image recognition; FPGA; component labeling algorithm; connected component labeling; k-concave binary images; performance evaluation; Delay; Field programmable gate arrays; Hardware; Image recognition; Indium tin oxide; Intrusion detection; Labeling; Programmable logic arrays; Random access memory; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 2008. IPDPS 2008. IEEE International Symposium on
Conference_Location :
Miami, FL
ISSN :
1530-2075
Print_ISBN :
978-1-4244-1693-6
Electronic_ISBN :
1530-2075
Type :
conf
DOI :
10.1109/IPDPS.2008.4536129
Filename :
4536129
Link To Document :
بازگشت