DocumentCode :
1681880
Title :
Delay Variation Analysis in Consideration of Dynamic Power Supply Noise Waveform
Author :
Fukazawa, Mitsuya ; Nagata, Makoto
Author_Institution :
Dept. of Comput. & Syst. Eng., Kobe Univ.
fYear :
2006
Firstpage :
865
Lastpage :
868
Abstract :
Delay variability due to dynamic power supply noise is elucidated by on-chip signal waveform measurements at 100-ps/100-muV resolutions applied to a 180-nm CMOS digital circuit. A single-tone noise model represents a dynamic power supply noise waveform with the most significant frequency component and leads to circuit-level simulation that can efficiently capture the effects of switching signal waveform modulation on delay in a logic gate. Simulation and measurements show excellent agreement in delay variation, even with relative differences among clock domains in timing as well as in noise strength. The proposed delay simulation technique actualizes the delay analysis in consideration of dynamic power supply noise and thus consolidates the timing closure especially in a high speed digital design
Keywords :
CMOS digital integrated circuits; circuit simulation; delays; integrated circuit modelling; integrated circuit noise; logic gates; power supply circuits; 180 nm; CMOS digital circuit; circuit-level simulation; clock domains; delay simulation technique; delay variation analysis; dynamic power supply noise waveform; logic gate; noise strength; on-chip signal waveform measurements; single-tone noise model; switching signal waveform modulation; CMOS digital integrated circuits; Circuit noise; Circuit simulation; Digital circuits; Noise measurement; Power measurement; Power supplies; Propagation delay; Signal resolution; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2006. CICC '06. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
1-4244-0075-9
Electronic_ISBN :
1-4244-0076-7
Type :
conf
DOI :
10.1109/CICC.2006.320931
Filename :
4115089
Link To Document :
بازگشت