DocumentCode :
1682053
Title :
Accurate and efficient analysis of single event transients in VLSI circuits
Author :
Reorda, M. Sonza ; Violante, M.
Author_Institution :
Dipt. di Automatica e Informatica, Politecnico di Torino, Italy
fYear :
2003
Firstpage :
101
Lastpage :
105
Abstract :
Single event transients (SETs) on combinational gates are becoming an issue in deep sub-micron technologies, thus efficient and accurate techniques for assessing their impact are strongly required. This paper presents a new technique that embeds time-related information in the topology of the analyzed circuit, allowing evaluating the effects of SETs via zero-delay simulation instead of timed simulation. The analysis of complex designs becomes thus possible at a very limited cost in terms of CPU time. The paper reports results showing how the proposed method can be effectively used to analyze complex designs.
Keywords :
VLSI; combinational circuits; integrated circuit modelling; integrated circuit reliability; logic gates; transient analysis; CPU time; VHDL-based timed fault simulation; VLSI circuits; circuit topology; combinational gates; deep sub-micron technologies; fault injection; logic simulation; single event transients; time-related information; timed simulation; zero-delay simulation; Analytical models; Circuit analysis; Circuit faults; Circuit simulation; Circuit topology; Fault diagnosis; Information analysis; Prototypes; Transient analysis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2003. IOLTS 2003. 9th IEEE
Print_ISBN :
0-7695-1968-7
Type :
conf
DOI :
10.1109/OLT.2003.1214374
Filename :
1214374
Link To Document :
بازگشت