DocumentCode :
1682087
Title :
A model for transient fault propagation in combinatorial logic
Author :
Omaña, Martin ; Papasso, Giacinto ; Rossi, Daniele ; Metra, Cecilia
Author_Institution :
DEIS, Bologna Univ., Italy
fYear :
2003
Firstpage :
111
Lastpage :
115
Abstract :
Transient faults (TFs) are increasingly affecting micro-electronic devices as their size decreases. During the design phase, the robustness of circuits for high reliability applications with respect to this kind of faults is generally validated through simulations. However, traditional HSPICE like simulators are too slow for the task of simulating the effects of TFs on large circuits. In this paper, we present a novel mathematical model to accurately estimate the possible propagation of transient fault-due glitches through a CMOS combinational circuit, which is suitable to be used into a new simulation tool able to provide good accuracy, while significantly speeding up simulations, with respect to HPSICE. In particular, our model allows approximately 90% accuracy with respect to HSPICE simulations.
Keywords :
CMOS logic circuits; SPICE; combinational circuits; fault simulation; logic gates; transient analysis; CMOS combinational circuit; HSPICE simulations; circuit node; combinatorial logic; glitch duration; global system; high reliability applications; logic gate; mathematical model; microelectronic devices; robustness; simulation tool; soft error; transient fault propagation; transient fault-due glitches; Aerospace electronics; Charge carrier processes; Circuit faults; Circuit simulation; Combinational circuits; Logic devices; Mathematical model; Microelectronics; Silicon; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2003. IOLTS 2003. 9th IEEE
Print_ISBN :
0-7695-1968-7
Type :
conf
DOI :
10.1109/OLT.2003.1214376
Filename :
1214376
Link To Document :
بازگشت