DocumentCode :
1682270
Title :
Fast Reliability Analysis Method for Sequential Logic Circuits
Author :
Mohammadi, Karim ; Jahanirad, Hadi ; Attarsharghi, Pejman
Author_Institution :
Dept. of Electr. Eng., Iran Univ. of Sci. & Technol., Tehran, Iran
fYear :
2011
Firstpage :
352
Lastpage :
356
Abstract :
Reliability analysis of combinational logic circuits using error probabilities methods, such as PTM, has been widely developed and used in literature. However, using these methods for reliability analysis of sequential logic circuits will lead to inaccurate results, because of existence of loops in their architecture. In this paper a new method is proposed based on converting the sequential circuit to a secondary combinational circuit and applying an iterative reliability analysis to the resulting configuration. Experimental results demonstrate good accuracy levels for this method.
Keywords :
circuit reliability; iterative methods; probability; sequential circuits; combinational logic circuits; error probability method; fast reliability analysis method; iterative reliability analysis; secondary combinational circuit; sequential logic circuit; Circuit faults; Combinational circuits; Integrated circuit reliability; Logic gates; Monte Carlo methods; Sequential circuits; PTM; conditional probability; error probability; reliability; sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systems Engineering (ICSEng), 2011 21st International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4577-1078-0
Type :
conf
DOI :
10.1109/ICSEng.2011.70
Filename :
6041837
Link To Document :
بازگشت