DocumentCode :
1683549
Title :
Exploiting multi-cycle false paths in the performance optimization of sequential circuits
Author :
Ashar, P. ; Dey, S. ; Malik, S.
Author_Institution :
NEC USA, Princeton, NJ, USA
fYear :
1992
Firstpage :
510
Lastpage :
517
Abstract :
It is shown how the notion of false paths, traditionally defined for combinational logic circuits, can be extended to the sequential context by considering the operation of the circuit over multiple clock-cycles. Multicycle false paths can be removed from the circuit using techniques similar to those proposed for combinational logic circuits. This observation offers techniques to improve the performance of sequential logic circuits. A preliminary implementation of an algorithm that uses these ideas shows significant performance improvement on some typical benchmark circuits at a very modest area overhead.<>
Keywords :
circuit CAD; clocks; sequential circuits; combinational logic circuits; multi-cycle false paths; multiple clock-cycles; performance optimization; sequential circuits; Clocks; Design automation; Sequential logic circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
Type :
conf
DOI :
10.1109/ICCAD.1992.279319
Filename :
279319
Link To Document :
بازگشت