DocumentCode :
1683814
Title :
Accuracy management for VLSI timing analysis
Author :
Zukowksi, C. ; Dare, Gary
Author_Institution :
Columbia Univ., New York, NY, USA
fYear :
1989
Firstpage :
2027
Abstract :
The authors show that algorithms of different accuracy levels can be carefully and automatically mixed to get a desired global accuracy. For instance, highly accurate algorithms may only be required along critical paths to produce a highly accurate delay estimate. They outline several linear-time heuristic algorithms, based on a detailed analysis of simple logic chains, that allow the management of accuracy requirements within a simulation. Using these algorithms, future timing simulators for digital VLSI can determine which means of analysis is useful for each portion of a circuit on the basis of the overall accuracy specifications
Keywords :
VLSI; circuit analysis computing; combinatorial circuits; digital integrated circuits; integrated logic circuits; logic CAD; VLSI timing analysis; accuracy levels; combinational circuits; digital VLSI; global accuracy; linear-time heuristic algorithms; logic chains; logic circuits; simulation; timing simulators; Algorithm design and analysis; Analytical models; Circuit simulation; Computational modeling; Delay estimation; Logic arrays; Logic gates; Telecommunication computing; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100771
Filename :
100771
Link To Document :
بازگشت