Title :
CRIS: A test cultivation program for sequential VLSI circuits
Author :
Saab, D.G. ; Saab, Y.G. ; Abraham, J.A.
Author_Institution :
Coordinated Sci. Lab., Ilinois Univ., Urbana, IL, USA
Abstract :
An approach to cultivating a test for combinational and sequential VLSI circuits described hierarchically at the transistor, gate, and higher levels is discussed. The approach is based on continuous mutation of a given input sequence and on analyzing the mutated vectors for selecting the test set. The approach uses a hierarchical simulation technique in the analysis to drastically reduce the memory requirement, thus allowing the test generation for large VLSI circuits. The algorithms are at the switch level so that general MOS digital designs can be handled, and both stuck-at and transistor faults are handled accurately. The approach was implemented in a hierarchical test generation system, CRIS, that runs under UNIX on SPARC workstations. CRIS was used successfully to generate tests with high fault coverage for large combinational and sequential circuits.<>
Keywords :
VLSI; automatic testing; circuit analysis computing; combinatorial circuits; fault location; logic testing; sequential circuits; CRIS; SPARC workstations; UNIX; combinatorial circuits; continuous mutation; general MOS digital designs; hierarchical simulation technique; memory requirement; sequential VLSI circuits; stuck-at faults; test cultivation program; Automatic testing; Circuit simulation; Combinational logic circuits; Fault location; Logic circuit testing; Sequential logic circuits; Very-large-scale integration;
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
DOI :
10.1109/ICCAD.1992.279372