DocumentCode :
1684907
Title :
Verification of systems containing counters
Author :
Macii, E. ; Plessier, B. ; Somenzi, F.
fYear :
1992
Firstpage :
179
Lastpage :
182
Abstract :
It is pointed out that systems containing counters have very large and deep state spaces, and the verification of properties on these systems can be very expensive in terms of memory space and computation time. A technique for automatically reducing the state space associated with the system on which some properties that can express both safeness and fairness constraints have to be proved is presented. In particular, a set of conditions upon which some counters can be reduced to three-state, nondeterministic machines is given. The controllers can be simplified by removing the redundancy induced by their interaction with the counter, so that the verification tasks can be more easily performed.<>
Keywords :
finite state machines; formal verification; protocols; computation time; counters; fairness; memory space; nondeterministic machines; redundancy; safeness; state spaces; Finite state machines; Protocols;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
Type :
conf
DOI :
10.1109/ICCAD.1992.279378
Filename :
279378
Link To Document :
بازگشت