DocumentCode :
1685184
Title :
A unified signal transition graph model for asynchronous control circuit synthesis
Author :
Yakovlev, A. ; Lavagno, L. ; Sangiovanni-Vincentelli, A.
Author_Institution :
Dept. of Comput. Sci., Newcastle upon Tyne Univ., UK
fYear :
1992
Firstpage :
104
Lastpage :
111
Abstract :
Both low-level (analysis-oriented) and high-level (specification-oriented) models for asynchronous circuits and the environment where they operate, together with strong equivalence results between the properties at the low levels, are described. One interesting side result is the precise characterization of classical static and dynamic hazards in terms of the model. Consequently the designer can check the specification and directly decide if the behavior of any implementation will depend, e.g., on the delays of the signals described by such specification.<>
Keywords :
asynchronous sequential logic; circuit CAD; control system CAD; directed graphs; sequential circuits; analysis oriented models; asynchronous control circuit synthesis; delays; dynamic hazards; high level models; implementation behaviour; low level models; specification oriented models; static hazards; unified signal transition graph model; Control systems; Design automation; Directed graphs; Sequential logic circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
Type :
conf
DOI :
10.1109/ICCAD.1992.279390
Filename :
279390
Link To Document :
بازگشت