DocumentCode :
1685539
Title :
A novel asynchronous ALU for massively parallel architectures
Author :
Hogg, R.S. ; Hughes, W.I. ; Lloyd, D.W.
Author_Institution :
Sheffield Hallam Univ., UK
fYear :
1996
Firstpage :
282
Lastpage :
289
Abstract :
A self-timed asynchronous bit serial massively parallel architecture is currently being developed to overcome limitations associated with clocked control, namely those of fixed word length, causing performance loss for small magnitude data, clock skew and scalability. The paper introduces the self-timed communication techniques and arithmetic logic unit (ALU) of the adopted research vehicle, the self-timed single instruction systolic array (ST-SISA), highlighting the novel architectures developed for variable length bit serial logical and arithmetic operations. Two self-timed delay insensitive techniques have been used to produce both a 2 phase (return to zero) and a 4 phase (non-return to zero) ALU for means of comparison. The self-timed designs and communication techniques developed are evaluated on a cost and performance basis demonstrating the speed up potential of the novel self-timed approach
Keywords :
asynchronous circuits; parallel architectures; systolic arrays; ST-SISA; arithmetic logic unit; clock skew; clocked control; fixed word length; massively parallel architectures; novel asynchronous ALU; self timed asynchronous bit serial massively parallel architecture; self timed communication techniques; self timed delay insensitive techniques; self timed single instruction systolic array; small magnitude data; Arithmetic; Clocks; Communication system control; Delay; Logic arrays; Parallel architectures; Performance loss; Scalability; Systolic arrays; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 1996. PDP '96. Proceedings of the Fourth Euromicro Workshop on
Conference_Location :
Braga
Print_ISBN :
0-8186-7376-1
Type :
conf
DOI :
10.1109/EMPDP.1996.500598
Filename :
500598
Link To Document :
بازگشت