Title :
Compact DC model of a JVeSFET transistor with reduced number of empirical parameters
Author :
Staniewski, Michal ; Pfitzner, Andrzej
Author_Institution :
Inst. of Microelectron. & Optoelectron., Warsaw Univ. of Technol., Warsaw, Poland
Abstract :
VeSTIC (Vertical-Slit Transistor based Integrated Circuit) architecture enables easy integration of all types of transistors on the same chip. One of the elements available in this technology is Junction Vertical-Slit Field-Effect Transistor (JVeSFET). Simulation based feasibility studies indicate that the device exhibit attractive electrical properties like DC characteristics of relatively low subthreshold slope and may be considered as a good candidate for applications requiring low-noise and radiation-tolerant performance. A compact model of JVeSFET suitable for circuit simulators has been developed in this paper1. It includes a reduced number of empirical fitting parameters and is accurate and universal enough to provide for changes of the basic material parameter of the device.
Keywords :
junction gate field effect transistors; semiconductor device models; JVeSFET; VeSTIC architecture; circuit simulators; compact DC model; empirical fitting parameters; junction vertical-slit field-effect transistor; simulation based feasibility studies; vertical-slit transistor based integrated circuit architecture; Integrated circuit modeling; Junctions; Logic gates; Mathematical model; Semiconductor process modeling; Substrates; Threshold voltage; DC characteristics; JFET; JVeSFET; Junction Vertical-Slit Field-Effect Transistor; VeSTIC; Vertical-Slit Transistor based Integrated Circuit; compact model;
Conference_Titel :
Mixed Design of Integrated Circuits & Systems (MIXDES), 2015 22nd International Conference
Conference_Location :
Torun
Print_ISBN :
978-8-3635-7806-0
DOI :
10.1109/MIXDES.2015.7208565