DocumentCode :
1686675
Title :
Power analysis for two-stage high resolution pipeline SAR ADC
Author :
Kairang Chen ; Quoc-Tai Duong ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linköping, Sweden
fYear :
2015
Firstpage :
496
Lastpage :
499
Abstract :
In this paper, we provide a detailed analysis on the power consumption of two-stage pipeline successive approximation analog-to-digital converter (SAR ADC) and also show the relationship between stage resolution and the total power consumption in 65 nm technology. Thereafter, we evaluate the analysis results with designing a 15-bit pipeline SAR ADC in 65 nm technology and also a power comparison between two-stage pipeline SAR ADC and single SAR ADC is analyzed with the parameters from same technology. The finally results demonstrate that for high resolution ADC design, a particular range is obtained, in which the total power consumption of two-stage pipeline SAR ADC is much lower than single SAR ADC.
Keywords :
analogue-digital conversion; logic design; low-power electronics; power consumption; ADC design; power analysis; power consumption; size 65 nm; successive approximation analog-to-digital converter; two-stage high resolution pipeline SAR ADC; Capacitors; Gain; Mathematical model; Pipelines; Power demand; Signal resolution; Switches; High resolution; pipeline; power consumption; successive approximation analog-to-digital converter; two-stage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits & Systems (MIXDES), 2015 22nd International Conference
Conference_Location :
Torun
Print_ISBN :
978-8-3635-7806-0
Type :
conf
DOI :
10.1109/MIXDES.2015.7208570
Filename :
7208570
Link To Document :
بازگشت