Title :
An effective BIST scheme for ring-address type FIFOs
Author :
Zorian, Y. ervant ; Van de Goor, Ad J. ; Schanstra, Ivo
Author_Institution :
AT&T Bell Labs., Princeton, NJ, USA
Abstract :
FIFO memories impose special test problems because of their built-in addressing restrictions and access limitations. With the increasing usage of FIFOs today, generic algorithms are needed to test stand-alone FIFO chips and embedded FIFO macros. This paper addresses the problem of testing a very popular type of FIFO, namely the ring-address FIFO. It introduces two novel algorithms to test this type of FIFO. Both algorithms provide full fault coverage for a comprehensive fault model. The first algorithm uses a generic test approach in the sense that it does not require any change to the FIFO hardware. Whereas, the second algorithm is DFT-based. It assumes access to a FIFO design and suggests minor DFT modifications, in order to reduce the test complexity from O(n2) to O(n). The BIST architecture of the DFT-based algorithm, which has recently been utilized in different products, is also described
Keywords :
built-in self test; design for testability; fault diagnosis; fault location; integrated memory circuits; BIST; DFT modifications; FIFO memories; access limitations; algorithms; built-in addressing restrictions; embedded FIFO macros; fault model; generic algorithms; memory cell array; ring-address FIFO; stand-alone FIFO chips; test complexity; Built-in self-test; Circuit faults; Circuit testing; Decoding; Design for testability; Hardware; Random access memory; Read only memory; Read-write memory; Shift registers;
Conference_Titel :
Test Conference, 1994. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-2103-0
DOI :
10.1109/TEST.1994.527979