DocumentCode :
1688076
Title :
High speed pipelined CMOS encoder for flash A/D converters
Author :
Yuan, Jiren ; Svensson, Christer ; Chen, Keping
Author_Institution :
LSI Design Center, Linkoping Univ., Sweden
fYear :
1989
Firstpage :
2088
Abstract :
Different CMOS encoders for flash A/D (analog-to-digital) converters are compared from the speed and noise points of view. The proposed pipelined CMOS encoder gives a load capacitance to each comparator of no more than a unit inverter. The error probability of the encoder in the most significant bit is much less than that in the least significant bit. A true single-phase clock was used to achieve high speed and simple structure. A 6-bit flash A/D converter using very simple, nonlatched comparators associated with this encoder was fabricated in a 3-μm CMOS process and tested. The highest sampling rate measured was 200 megasamples/s at a power supply of ±3.5 V
Keywords :
CMOS integrated circuits; analogue-digital conversion; encoding; pipeline processing; -3.5 V; 3 micron; 3.5 V; ADC application; error probability; flash A/D converters; high speed; load capacitance; monolithic IC; nonlatched comparators; pipelined CMOS encoder; single-phase clock; Analog-digital conversion; CMOS process; Capacitance; Clocks; Error probability; Inverters; Power measurement; Power supplies; Sampling methods; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100786
Filename :
100786
Link To Document :
بازگشت