DocumentCode :
1689461
Title :
Design of modified low power booth multiplier
Author :
Prabhu, A.S. ; Elakya, V.
Author_Institution :
Dept. of ECE, Bannari Amman Inst. of Technol., Sathyamangalam, India
fYear :
2012
Firstpage :
1
Lastpage :
6
Abstract :
The design of normal multiplier consumes most of the power in DSP processors. In order to reduce the power consumption of multiplier, the low power Booth recoding methodology is implemented by recoding technique. This booth decoder will increase number of zeros in multiplicand. Booth multiplier has booth decoder to recode the given input to booth equivalent. Hence the number of switching activity will be reduced so the power consumption of the design can be reduced. The input bit coefficient will determine the switching activity of the component that is when the input coefficient is zero corresponding rows or column of the adder should be deactivated. When multiplicand contains more number of zeros the higher power reduction can takes place. So in booth multiplier high power reductions will be achieved.
Keywords :
digital signal processing chips; logic design; low-power electronics; multiplying circuits; power consumption; DSP processors; adder; booth decoder; booth equivalent; input bit coefficient; low power Booth recoding methodology; modified low power booth multiplier design; multiplicand; multiplier high power reductions; normal multiplier design; recoding technique; switching activity; zeros; Adders; Arrays; Decoding; Delay; Digital signal processing; Logic gates; Power demand; Array Multiplier; Booth Multiplier; Column Bypass Multiplier; Multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Communication and Applications (ICCCA), 2012 International Conference on
Conference_Location :
Dindigul, Tamilnadu
Print_ISBN :
978-1-4673-0270-8
Type :
conf
DOI :
10.1109/ICCCA.2012.6179166
Filename :
6179166
Link To Document :
بازگشت