DocumentCode :
1689872
Title :
A framework for dynamic 2D placement on FPGAs
Author :
Schuck, Christian ; Kühnle, Matthias ; Hübner, Michael ; Becker, Jürgen
Author_Institution :
ITIV, Univ. Karlsruhe, Karlsruhe
fYear :
2008
Firstpage :
1
Lastpage :
7
Abstract :
The presented paper describes an approach of dynamic positioning of functional building blocks on Virtex (Xilinx) FPGAs. The modules can be of a variable rectangular shape. Further, the on-chip location of the area to be reconfigured can be freely chosen, so that any module can be placed anywhere within the defined dynamic region of the FPGA. Thus the utilization of the chip area can be optimized, which in turn reduces e.g. costly area and power consumption. This paper describes a runtime system and the necessary framework, which is able to manage the reconfigurable area. Further it shows how a NoC approach can be applied to shorten wire lengths for communication. This will in turn save routing resources and potentially increases clock speed.
Keywords :
field programmable gate arrays; network-on-chip; NoC approach; Virtex FPGA; dynamic 2D placement; functional building blocks; on-chip location; power consumption; runtime system; Clocks; Control systems; Costs; Energy consumption; Field programmable gate arrays; Hardware; Network-on-a-chip; Routing; Runtime; Vehicle dynamics; NoC; dynamic reconfiguration; online routing; runtime system;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 2008. IPDPS 2008. IEEE International Symposium on
Conference_Location :
Miami, FL
ISSN :
1530-2075
Print_ISBN :
978-1-4244-1693-6
Electronic_ISBN :
1530-2075
Type :
conf
DOI :
10.1109/IPDPS.2008.4536512
Filename :
4536512
Link To Document :
بازگشت