DocumentCode :
1690383
Title :
Programmable reference for power-aware DVS
Author :
Yang, Chun-Hung ; Shiau, Jiunn-Hung ; Tsai, Chien-Hung
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
2010
Firstpage :
166
Lastpage :
170
Abstract :
This paper present an efficient technique and mixed-level design of programmable generating accurate reference voltage. The technique comprises a second-order error feedback Σ-Δ modulators sequence, which is then smoothed by a second-order RC filter. An FPGA-based test platform for the 10-bit programmable reference is implemented for hardware realization to verify the proposed design approach. Experimental results show that the linear range of voltage is obtained from 0.4 to 3V and the step response between 0.9 and 1.2 V is equal to 1.5 μs, thus validating the functionality of the mixed-level model. Further verification is found by the experimental results being equivalent to the simulation results.
Keywords :
RC circuits; active filters; delta-sigma modulation; field programmable gate arrays; reference circuits; 10-bit programmable reference; FPGA-based test platform; dynamic voltage scaling; mixed-level model; power-aware DVS; programmable generating accurate reference voltage; second-order RC filter; second-order error feedback Σ-Δ modulators sequence; time 1.5 mus; voltage 0.4 V to 1.2 V; Converters; Field programmable gate arrays; Hardware; Modulation; Switches; Σ-Δ modulator; FPGA; mixed-level; programmable reference;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aware Computing (ISAC), 2010 2nd International Symposium on
Conference_Location :
Tainan
Print_ISBN :
978-1-4244-8313-6
Type :
conf
DOI :
10.1109/ISAC.2010.5670473
Filename :
5670473
Link To Document :
بازگشت