Title :
A bandwidth optimized SDRAM controller for the MORPHEUS reconfigurable architecture
Author :
Whitty, Sean ; Ernst, Rolf
Author_Institution :
Inst. of Comput. & Commun. Network Eng. Tech., Univ. of Braunschweig, Braunschweig
Abstract :
High-end applications designed for the MORPHEUS computing platform require a massive amount of memory and memory throughput to fully demonstrate MORPHEUS´s potential as a high-performance reconfigurable architecture. For example, a proposed film grain noise reduction application for high definition video, which is composed of multiple image processing tasks, requires enormous data rates due to its large input image size and real-time processing constraints. To meet these requirements and to eliminate external memory bottlenecks, a bandwidth- optimized DDR-SDRAM memory controller has been designed for use with the MORPHEUS platform and its Network On Chip interconnect. This paper describes the controller´s design requirements and architecture, including the interface to the Network On Chip and the two-stage memory access scheduler, and presents relevant experiments and performance figures.
Keywords :
network-on-chip; random-access storage; reconfigurable architectures; MORPHEUS computing platform; MORPHEUS platform; MORPHEUS reconfigurable architecture; bandwidth optimized SDRAM controller; bandwidth-optimized DDR-SDRAM memory controller; controller design requirements; film grain noise reduction; multiple image processing; network on chip interconnect; two-stage memory access scheduler; Application software; Bandwidth; Computer networks; Delay; Design optimization; Network-on-a-chip; Processor scheduling; Reconfigurable architectures; SDRAM; Throughput;
Conference_Titel :
Parallel and Distributed Processing, 2008. IPDPS 2008. IEEE International Symposium on
Conference_Location :
Miami, FL
Print_ISBN :
978-1-4244-1693-6
Electronic_ISBN :
1530-2075
DOI :
10.1109/IPDPS.2008.4536536