DocumentCode :
1691277
Title :
A novel representation for 3D-LSI floorplan: Merged FT Squeeze
Author :
Hayashi, Ryutaro ; Ohta, Hidenori ; Fujiyoshi, Kunihiro
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokyo Univ. of Agric. & Technol., Tokyo, Japan
fYear :
2012
Firstpage :
1
Lastpage :
4
Abstract :
Since semiconductor manufacturing technology has improved, LSIs which consist of several silicon chips (silicon layers) have been put to practical use. Then, signal delay and power consumption are reduced, because wires on different silicon layers are connected each other by bonding wires in the LSI. To reduce signal delay and power consumption further, Through Silicon Via (TSV), which connects wires on adjacent silicon layers as penetration wiring instead of bonding wires, is investigated actively. And it will come into practical use in several years. To make floorplans with considering positions of TSVs, representation of floorplans which implies positional relation of modules on different silicon layers, is required. In this paper, we propose a new representation for three-dimensional floorplans, inspired by FT Squeeze, representation of two-dimensional floor-plans. Effectiveness of the proposed representation is confirmed by experiments.
Keywords :
integrated circuit layout; large scale integration; three-dimensional integrated circuits; 3D-LSI floorplan representation; TSV; bonding wires; merged FT squeeze; penetration wiring; positional relation; power consumption reduction; semiconductor manufacturing technology; signal delay reduction; three-dimensional floorplans; through silicon via; two-dimensional floorplans; Encoding; Large scale integration; Power demand; Silicon; Simulated annealing; Topology; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (LASCAS), 2012 IEEE Third Latin American Symposium on
Conference_Location :
Playa del Carmen
Print_ISBN :
978-1-4673-1207-3
Type :
conf
DOI :
10.1109/LASCAS.2012.6180301
Filename :
6180301
Link To Document :
بازگشت