DocumentCode :
1691966
Title :
MINoC: Providing configurable high throughput interconnection for MPSoCs
Author :
Reinbrecht, C. ; Matos, D. ; Carro, L. ; Susin, A. ; Kreutz, M.
Author_Institution :
Inst. de Inf., UFRGS, Porto Alegre, Brazil
fYear :
2012
Firstpage :
1
Lastpage :
4
Abstract :
In a near future scenario, Multi-Processors System-on-Chip (MPSoCs) designs will require very flexible interconnections, able to support different and heterogeneous applications, thus allowing bandwidth changes and power optimizations in the same application. In this paper we propose the MINoC (Multi-Interconnections Network-on-Chip) architecture that allows three switching possibilities: packet switching, buffered circuit switching and unbuffered circuit switching. Besides providing this adaptability, we show use cases for each of the possible switching activities. Thus, with this proposal, one can obtain up to 88% of reduction in the average latency and an improvement of up to 7.9 times the average throughput over standard packet switching for the benchmarks considered in these analyses.
Keywords :
multiprocessing systems; multiprocessor interconnection networks; network-on-chip; packet switching; power aware computing; heterogeneous application; multiinterconnections network-on-chip architecture; multiprocessors system-on-chip design; packet switching; power optimization; throughput interconnection; unbuffered circuit switching; Packet switching; Pipelines; Power demand; Proposals; Switches; Switching circuits; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (LASCAS), 2012 IEEE Third Latin American Symposium on
Conference_Location :
Playa del Carmen
Print_ISBN :
978-1-4673-1207-3
Type :
conf
DOI :
10.1109/LASCAS.2012.6180327
Filename :
6180327
Link To Document :
بازگشت