DocumentCode :
1696253
Title :
Fault injection boundary scan design for verification of fault tolerant systems
Author :
Chau, Savio
Author_Institution :
Jet Propulsion Lab., California Inst. of Technol., Pasadena, CA, USA
fYear :
34608
Firstpage :
677
Lastpage :
682
Abstract :
In this paper, we propose a design technique called the Fault Injection Boundary Scan (FIBS) for fault injection that is much more efficient than the traditional hardwired pin-level fault injection. The FIBS augments the boundary scan design to facilitate the injection of faults to the input and output pins of a VLSI chip. In addition to the capabilities of a conventional boundary scan design, the FIBS can interpret the test vector contained in the boundary scan cells as markers for fault-injected pins during fault injection. The compatibility of the FIBS with the boundary scan also promises relatively small overhead
Keywords :
VLSI; application specific integrated circuits; automatic testing; boundary scan testing; fault diagnosis; integrated circuit testing; logic testing; ASIC; VLSI chip; boundary scan cells; fault injection boundary scan design; fault tolerant systems; fault-injected pins; stuck open faults; test vector; verification; Circuit faults; Circuit testing; Fault tolerant systems; Flip-flops; Laboratories; Pins; Propulsion; Registers; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1994. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-2103-0
Type :
conf
DOI :
10.1109/TEST.1994.528013
Filename :
528013
Link To Document :
بازگشت