Title :
Pipelined Architecture Design of H.264/AVC CABAC Real-Time Decoding
Author :
Shi, Bing ; Zheng, Wei ; Lee, Hoang-Son ; Li, Dong-Xiao ; Zhang, Ming
Author_Institution :
Dept. of Inf. Sci. & Electron. Eng., Zhejiang Univ., Hangzhou
Abstract :
This paper proposes a high performance 4-stage pipelined VLSI architecture of H.264/AVC CABAC decoder based on four sequential memory accesses. Through adoption of several speeding techniques such as redundant circuit and forwarding to eliminate the pipeline hazards, the parallelism among the interrelated decoding process has been fully exploited and the pipeline stalls are avoided. Additionally, by exploring parallelism in bypass mode, the proposed design decodes two successive bins in each cycle. Experimental result shows that the proposed architecture can achieve the throughput of more than 1 bin/cycle which meets the real time decoding requirement of HD1080i (1920x1088) video.
Keywords :
VLSI; adaptive codes; adaptive decoding; arithmetic codes; binary codes; video coding; 4-stage pipelined VLSI architecture; CABAC real-time decoding; H.264/AVC; HD1080i video; four sequential memory access; pipelined architecture design; Arithmetic; Automatic voltage control; Context modeling; Decoding; Information science; Pipeline processing; Probability; Throughput; Very large scale integration; Video compression;
Conference_Titel :
Circuits and Systems for Communications, 2008. ICCSC 2008. 4th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-1707-0
Electronic_ISBN :
978-1-4244-1708-7
DOI :
10.1109/ICCSC.2008.110