DocumentCode :
1696978
Title :
A monolithic 2.3 Gb/s 100 mW clock and data recovery circuit
Author :
Soyuer, M. ; Ainspan, H.A.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1993
Firstpage :
158
Lastpage :
159
Abstract :
A PLL (phase-locked-loop)-based clock and data recovery chip intended for several data-link applications above 2 Gb/s is described. The single-chip clock and data recovery PLL is implemented in a standard digital silicon bipolar technology without modification. The only external component is the loop filter capacitor. At 2.3 Gb/s, the chip consumes 100 mW from a -3.6-V supply, excluding the input and output buffers. This enables integration of these functions into a larger receiver subsystem while still keeping the power dissipation low. The ground rules used in this work result in an n-p-n device with 0.7 mu m effective emitter width and peak f/sub T/ of about 30 GHz.<>
Keywords :
bipolar integrated circuits; data communication equipment; digital communication systems; digital integrated circuits; elemental semiconductors; phase-locked loops; silicon; synchronisation; -3.6 V; 0.7 micron; 100 mW; 2.3 Gbit/s; PLL based circuit; clock recovery; data recovery chip; data-link applications; digital Si bipolar technology; loop filter capacitor; phase-locked-loop; receiver subsystem; Capacitors; Chip scale packaging; Circuits; Clocks; Gallium arsenide; Phase detection; Phase frequency detector; Silicon; Very large scale integration; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1993. Digest of Technical Papers. 40th ISSCC., 1993 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-0987-1
Type :
conf
DOI :
10.1109/ISSCC.1993.280016
Filename :
280016
Link To Document :
بازگشت