DocumentCode :
1697443
Title :
Block Data Processing Using Commercial Processors
Author :
Ellis, Kenneth ; Alexander, W.E.
Author_Institution :
North Carolina State University, USA
Volume :
1
fYear :
1994
Firstpage :
232
Lastpage :
235
Abstract :
This paper presents an approach to using commercial digital signal processors to develop a high performance multiprocessing system for block data processing. We use a restricted dataflow multiprocessor architecture and block data processing to achieve high performance. We call this architecture the Block Data Flow Architecture (BDFA). Block data processing algorithms for many applications have been developed by other researchers. Although many of these algorithms were developed for single processor systems, the algorithms can be mapped onto the BDFA because of its inherent support for block data processing. This paper highlights a few of these algorithms and presents the BDFA as a high performance architecture to implement these algorithms. In addition, we evaluate the potential of using Texas Instruments´ TMS320C40 (C40) as a node processor in the BDFA.
Keywords :
Computer architecture; Computer networks; Data processing; Fault tolerance; Filtering; Filters; Multiprocessor interconnection networks; Parallel processing; Pixel; Switches; DSP Chips; Data Block Processing; High-Performance Parallel Processing; Image Filtering; Performance Evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing, 1994. Vol. 1. ICPP 1994. International Conference on
Conference_Location :
North Carolina State University, NC, USA
ISSN :
0190-3918
Print_ISBN :
0-8493-2493-9
Type :
conf
DOI :
10.1109/ICPP.1994.64
Filename :
4115722
Link To Document :
بازگشت