DocumentCode :
1697496
Title :
Nanoscale CMOS circuit leakage power reduction by double-gate device
Author :
Kim, Keunwoo ; Das, Koushik K. ; Joshi, Rajiv V. ; Chuang, Ching-Te
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2004
Firstpage :
102
Lastpage :
107
Abstract :
Leakage power for extremely scaled (Leff = 25 nm) double-gate devices is examined. Numerical two-dimensional simulation results for double-gate CMOS device/circuit power are presented from physics principle, identifying that double-gate technology is an ideal candidate for low-power applications. Unique double-gate device features resulting from gate-gate coupling are discussed and effectively exploited for optimal low-leakage device design. Design tradeoffs for double-gate CMOS power and performance are suggested for low-power and high-performance applications. Total power consumptions of static and dynamic circuits and latches for double-gate device are analyzed considering state dependency, showing that leakage current is reduced by a factor of over 10X, compared with conventional bulk-Si counterpart.
Keywords :
CMOS logic circuits; NAND circuits; circuit simulation; flip-flops; integrated circuit design; leakage currents; low-power electronics; nanoelectronics; CMOS inverter; NAND circuits; double-gate device; dynamic circuits; gate-gate coupling; latches; leakage power reduction; low-power applications; nanoscale CMOS circuit; optimal low-leakage device design; short-channel effect; static circuits; two-dimensional simulation; CMOS technology; Circuits; Energy consumption; Gate leakage; High K dielectric materials; High-K gate dielectrics; Latches; Leakage current; Nanoscale devices; Numerical simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
1-58113-929-2
Type :
conf
DOI :
10.1109/LPE.2004.1349318
Filename :
1349318
Link To Document :
بازگشت