DocumentCode :
1697531
Title :
On synthesizing circuits with implicit testability constraints
Author :
Cox, Henry
Author_Institution :
Cadence Design Syst. Inc., Chelmsford, MA, USA
fYear :
34608
Firstpage :
989
Lastpage :
998
Abstract :
The goal of test synthesis is to create a circuit which is completely testable under a design-for-test (DFT) methodology while meeting performance and area requirements. It includes such steps as testability design rule checking and automated repair of identified violations. Potential violations include clock and asynchronous circuitry which do not operate in a manner consistent with the chosen methodology and tools. Repair is performed by transforming the network through the insertion of additional logic to perform test functions (a scan chain, for example) and mapping this logic into the implementation technology, without affecting the original, system mode operation of the network. This paper discusses the concept of test synthesis constraints which embody the conditions under which the circuit must operate in order to be fully testable. Based on the constraints, the circuit is transformed using algorithms similar to those of automatic test pattern generation. Rather than adding entirely new hardware, existing system logic and connectivity is used to implement test functions wherever possible. Results produced by a prototype implementation indicate that test logic can be inserted into a network with very little performance or area overhead
Keywords :
design for testability; logic CAD; area overhead; asynchronous circuitry; automated repair; automatic rule violation repair; automatic test pattern generation; checking; clock; connectivity; design-for-test methodology; identified violations; implementation technology; implicit testability constraints; prototype implementation; test functions; test synthesis; test synthesis constraints; testability design; Automatic test pattern generation; Automatic testing; Circuit synthesis; Circuit testing; Clocks; Design for testability; Logic testing; Network synthesis; Performance evaluation; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1994. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-2103-0
Type :
conf
DOI :
10.1109/TEST.1994.528048
Filename :
528048
Link To Document :
بازگشت