DocumentCode :
1697556
Title :
A simulation-based protocol-driven scan test design rule checker
Author :
Pitty, Edward B. ; Martin, Denis ; Ma, Hi-keung Tony
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
fYear :
34608
Firstpage :
999
Lastpage :
1006
Abstract :
The test protocol for a serial scan design comprises the serial scan-in, parallel measure & capture, and serial scan-our operations. Through symbolic simulation of the protocol, compliance with scan design rules can be verified. For example, simulation of the scan-in operation should establish an arbitrary known state in all sequential cells within the design. A cell whose state is not controllable represents a design rule violation. This approach is both more flexible and more robust than previous work, and addresses current issues with the integration of internal scan and boundary scan. Further, the approach links the tasks of design rule checking and the formatting of the output of Automatic Test Pattern Generation (ATPG) into a scan test program. This approach has been applied successfully to a wide variety of designs, up to 700 K gates
Keywords :
automatic testing; boundary scan testing; digital simulation; logic CAD; logic testing; multivalued logic; protocols; ATPG; Automatic Test Pattern Generation; formatting; rule checker; scan test program; sequential cells; serial scan design; simulation-based scan test design; symbolic simulation; test protocol; Automatic control; Automatic test pattern generation; Circuit testing; Design for testability; Logic design; Logic testing; Protocols; Robustness; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1994. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-2103-0
Type :
conf
DOI :
10.1109/TEST.1994.528049
Filename :
528049
Link To Document :
بازگشت