Title :
On achieving complete testability of synchronous sequential circuits with synchronizing sequences
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Abstract :
A completely testable circuit does not have any undetectable or redundant faults. We consider the problem of making synchronous sequential circuits that have synchronizing sequences completely testable for stuck-at faults. The method proposed is based on the removal of logic corresponding not only to redundant faults, but also to some undetectable yet irredundant faults. Thus, the proposed approach reduces the circuit size in addition to reducing or eliminating the extra hardware that may be otherwise necessary to render the circuit completely testable. A theoretical framework for achieving this goal was established earlier (1993). In this work, we give a detailed procedure based on the concepts of the previous work and give experimental results of its application
Keywords :
design for testability; fault diagnosis; logic testing; redundancy; sequential circuits; synchronisation; complete testability; irredundant faults; redundant faults; stuck-at faults; synchronizing sequences; synchronous sequential circuits; Benchmark testing; Circuit faults; Circuit testing; Cities and towns; Electrical fault detection; Fault detection; Logic; Redundancy; Sequential analysis; Sequential circuits;
Conference_Titel :
Test Conference, 1994. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-2103-0
DOI :
10.1109/TEST.1994.528050