DocumentCode :
1697604
Title :
Location cache: a low-power L2 cache system
Author :
Min, Rui ; Jone, Wen-Ben ; Hu, Yiming
Author_Institution :
Dept. of Electr. & Comput. Eng. & Comput. Sci., Cincinnati Univ., OH, USA
fYear :
2004
Firstpage :
120
Lastpage :
125
Abstract :
While set-associative caches incur fewer misses than direct-mapped caches, they typically have slower hit times and higher power consumption, when multiple tag and data banks are probed in parallel. This paper presents the location cache structure which significantly reduces the power consumption for large set-associative caches. We propose to use a small cache, called location cache to store the location of future cache references. If there is a hit in the location cache, the supported cache is accessed as a direct-mapped cache. Otherwise, the supported cache is referenced as a conventional set-associative cache. The worst case access latency of the location cache system is the same as that of a conventional cache. The location cache is virtually indexed so that operations on it can be performed in parallel with the TLB address translation. These advantages make it ideal for L2 cache systems where traditional way-predication strategies perform poorly. We used the CACTI cache model to evaluate the power consumption and access latency of proposed cache architecture. Simplescalar CPU simulator was used to produce final results. It is shown that the proposed location cache architecture is power-efficient. In the simulated cache configurations, up-to 47% of cache accessing energy and 25% of average cache access latency can be reduced.
Keywords :
cache storage; content-addressable storage; low-power electronics; memory architecture; microprocessor chips; CACTI cache model; Simplescalar CPU simulation; cache architecture; hardware design; large set-associative caches; latency; location cache structure; low-power L2 cache system; reduced power consumption; virtually indexed; Cache memory; Computer science; Data engineering; Delay; Energy consumption; Performance evaluation; Permission; Power engineering and energy; Power system modeling; Prefetching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
1-58113-929-2
Type :
conf
DOI :
10.1109/LPE.2004.1349321
Filename :
1349321
Link To Document :
بازگشت