DocumentCode :
1698034
Title :
A parametric solder joint reliability model for wafer level-chip scale package
Author :
Pitarresi, J. ; Chaparala, S. ; Sammakia, B. ; Nguyen, L. ; Patwardhan, V. ; Zhang, L. ; Kelkar, N.
Author_Institution :
Dept. of Mech. Eng., State Univ. of New York, Binghamton, NY, USA
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
1323
Lastpage :
1328
Abstract :
The micro-SMD is a Wafer Level-Chip-Scale Package (WL-CSP) designed to have external dimensions equal to that of the silicon device. This new package type extends flip-chip packaging technology to standard surface mount technology. The package has been successfully targeted for low pin count (less than 30), high volume applications such as cellular phones, hand-held PDAs, etc. Since the WL-CSP is typically used without underfill, solder joint reliability is of prime concern. A good understanding of the device failure mechanism when assembled on different board configurations is critical to the development of an accurate predictive model of solder fatigue. This paper presents results of a joint effort to develop a parametric predictive model of the solder joint reliability of the micro-SMD subjected to thermo-mechanical stresses. An 18 I/O micro-SMD was used as the primary test vehicle for the thermal cycling and thermal shock tests performed with different ramp/hold profiles. The parametric model developed can be extended to different pin count and die size of WL-CSPs with eutectic solder.
Keywords :
chip scale packaging; circuit reliability; failure (mechanical); failure analysis; fatigue cracks; finite element analysis; soldering; surface mount technology; thermal shock; thermal stress cracking; SMT; board configurations; device failure mechanism; eutectic solder; finite element model; flip-chip packaging technology; high volume applications; low pin count applications; micro-SMD package; parametric predictive model; parametric solder joint reliability model; solder fatigue; surface mount technology; thermal cycling; thermal shock tests; thermo-mechanical stresses; wafer level CSP; wafer level-chip scale package; Cellular phones; Failure analysis; Packaging; Personal digital assistants; Predictive models; Semiconductor device modeling; Silicon devices; Soldering; Surface-mount technology; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2002. Proceedings. 52nd
ISSN :
0569-5503
Print_ISBN :
0-7803-7430-4
Type :
conf
DOI :
10.1109/ECTC.2002.1008277
Filename :
1008277
Link To Document :
بازگشت