Title :
A 10 b, 100 Ms/s pipelined A/D converter
Author :
Colleran, W.T. ; Phan, T.H. ; Abidi, A.A.
Author_Institution :
California Univ., Los Angeles, CA, USA
Abstract :
An ADC (analog-to-digital converter) that is fabricated in an oxide-isolated bipolar process offering 4-GHz n-p-n transistors at the low bias currents used throughout is described. The two-step subranging architecture consists of a 4-b coarse quantizer, followed by a 7-b fine quantizer. The ratio of signal to noise plus distortion and the spurious free dynamic range are measured for full-scale sinusoidal inputs up to 50 MHz, verifying conversion at about 9 1/2 effective bits linearity at the highest input frequency. The performance is maintained to within +or-1 dB over the entire commercial temperature range.<>
Keywords :
analogue-digital conversion; bipolar integrated circuits; pipeline processing; 10 bit type; 4 GHz; 4-b coarse quantizer; 50 MHz; 7-b fine quantizer; ADC; analog-to-digital converter; low bias currents; oxide-isolated bipolar process; pipelined A/D converter; two-step subranging architecture; Circuit synthesis; Differential amplifiers; Distortion measurement; Encoding; Frequency conversion; Frequency measurement; Interpolation; Q measurement; Resistors; Solid state circuits;
Conference_Titel :
Solid-State Circuits Conference, 1993. Digest of Technical Papers. 40th ISSCC., 1993 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-0987-1
DOI :
10.1109/ISSCC.1993.280080