Title :
An efficient all-digital built-in self-test for chargepump PLL
Author :
Han, Junseok ; Song, Dongsup ; Kang, Sungho
Author_Institution :
Comput. Syst. & Reliable SoC Lab., Yonsei Univ., Seoul, South Korea
Abstract :
Analog and mixed-signal testing is becoming an important issue that affects both the time-to-market and product cost of many SoCs. In order to provide an efficient test method for the PLL which is a mixed-signal circuit widely used in most of SoCs, a novel BIST method is developed. It uses the change of phase differences generated by selectively alternating the feedback frequency. This BIST can be easily implemented with several counters and combinational logic gates. The simulation results show higher fault coverage than that of previous test methods. Thus it provides an efficient structural test, which is suitable for a production test in terms of an area overhead, a test accessibility, and test time.
Keywords :
built-in self test; mixed analogue-digital integrated circuits; phase detectors; phase locked loops; voltage-controlled oscillators; SoC; alternating feedback frequency; change of phase differences; charge-pump PLL; combinational logic gates; efficient all-digital built-in self-test; mixed-signal circuit; phase-frequency detector; Built-in self-test; Circuit simulation; Circuit testing; Costs; Counting circuits; Feedback; Frequency; Logic gates; Phase locked loops; Time to market;
Conference_Titel :
Advanced System Integrated Circuits 2004. Proceedings of 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8637-X
DOI :
10.1109/APASIC.2004.1349411