DocumentCode :
1700155
Title :
A 10-bit 210MHz CMOS D/A Converter for WLAN
Author :
Cho, Hyun-Ho ; Park, Cheong-Yong ; Yune, Gun-Shik ; Yoon, Kwang-sub
Author_Institution :
Dept. of Electron. Eng., Inha Univ., Inchon, South Korea
fYear :
2004
Firstpage :
106
Lastpage :
109
Abstract :
This paper describes a 10-bit 210MHz CMOS current-mode Digital to Analog Convener (DAC) consisting of 6 bit MSB current cell matrix Sub-DAC, 2 bit mSB unary current source Sub-DAC, and 2 bit LSB binary weighting Sub-DAC for Wireless LAN application. A new deglitch circuit is proposed to control a crossing point of signals and minimize a glitch energy. The proposed 10-bit CMOS current mode DAC was designed by a 0.35 μm CMOS double-poly four-metal technology. The effective chip area is 5mm2. The chip measurement results show a converter rate of 210MHz, DNL/INL of ±0.7LSB/±1.1LSB, a glitch energy of 76pV·sec, a SNR of 50dB, a SFDR of 53dB at 200MHz sampling clock and a power dissipation of 83mW at 3.3V.
Keywords :
CMOS integrated circuits; current-mode circuits; digital-analogue conversion; low-power electronics; wireless LAN; 10 bit; 3.3 V; 83 mW; CMOS current-mode DAC; MSB current cell matrix; crossing point; deglitch circuit; double-poly four-metal technology; high linearity; high resolution DAC; wireless LAN application; CMOS technology; Circuits; Clocks; Energy measurement; Matrix converters; Power dissipation; Power measurement; Sampling methods; Semiconductor device measurement; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced System Integrated Circuits 2004. Proceedings of 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8637-X
Type :
conf
DOI :
10.1109/APASIC.2004.1349419
Filename :
1349419
Link To Document :
بازگشت