DocumentCode :
1700415
Title :
Codevelopment of the TMS320C6X VelociTI architecture and compiler
Author :
Simar, Ray, Jr.
Author_Institution :
Texas Inst. Inc., Houston, TX, USA
Volume :
5
fYear :
1998
Firstpage :
3145
Abstract :
Continuing dramatic improvements in semiconductor manufacturing processes are enabling radical new signal processing architectures at the chip level. The development of these new architectures must be coupled with clearly defined target applications, a thorough analysis of applicable signal processing algorithms, and significant advancements in code-generation technology. The TMS320C6x development program involved the codevelopment of the VelociTI architecture, a new code-generation capability, and a large set of representative benchmarks
Keywords :
digital signal processing chips; parallel architectures; pipeline processing; program compilers; DSP architecture; TMS320C6X VelociTI architecture; VLIW; benchmarks; chip level; code-generation technology; codevelopment; compiler; development program; semiconductor manufacturing processes; signal processing algorithms; signal processing architectures; software pipelining; Architecture; Costs; Digital signal processing; High level languages; Instruments; Manufacturing processes; Pipeline processing; Registers; Signal processing; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing, 1998. Proceedings of the 1998 IEEE International Conference on
Conference_Location :
Seattle, WA
ISSN :
1520-6149
Print_ISBN :
0-7803-4428-6
Type :
conf
DOI :
10.1109/ICASSP.1998.678193
Filename :
678193
Link To Document :
بازگشت