DocumentCode :
1700559
Title :
Test methods and ICs for high-speed serdes
Author :
Li, Mike ; Roberts, Gordon
Author_Institution :
Altera, USA
fYear :
2009
Firstpage :
1
Lastpage :
2
Abstract :
This session addresses test challenges associated with high speed I/Os including adaptive equalization, die-to-die link interoperability, and PLL characterization. Adaptive equalization (e.g., decision feedback equalization (DFE)) has become important as data rates approach 6 Gbps or higher, and test and characterization are challenging because DFE is embedded in a complex feedback loop. Embedded I/Os in a multiple chip modules pose unique challenges because there are no observable test pins available. PLL circuits are widely used in SERDES, and characterizing its bandwidth and peaking using an on-chip circuit simplifies the data capture and analysis.
Keywords :
Adaptive equalizers; Bandwidth; Circuit testing; Data analysis; Decision feedback equalizers; Design for testability; Design optimization; Feedback loop; Phase locked loops; Pins;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2009. CICC '09. IEEE
Conference_Location :
San Jose, CA, USA
Print_ISBN :
978-1-4244-4071-9
Electronic_ISBN :
978-1-4244-4073-3
Type :
conf
DOI :
10.1109/CICC.2009.5280776
Filename :
5280776
Link To Document :
بازگشت