Title :
A parallel flop synchronizer for bridging asynchronous clock domains
Author :
Kim, Suk-Jin ; Lee, Jeong-Gun ; Kim, Kiseon
Author_Institution :
Dept. of Inf. & Commun., Kwangju Inst. of Sci. & Technol., South Korea
Abstract :
Inter-domain communications on a chip require a synchronizer to resolve the timing problems between an input and a clock of a destination. This paper presents a parallel flop synchronizer and its interface circuit for transferring asynchronous data between clock domains. The proposed scheme uses a bank of independent two-flops in parallel and supports a two-phase handshake protocol. Compared to the conventional two-flop synchronizer, performance analysis shows that the proposed synchronization can reduce latency up to one and a half of clock cycles while retaining its safety to a tolerable level.
Keywords :
asynchronous circuits; clocks; flip-flops; parallel architectures; synchronisation; system-on-chip; asynchronous clock domain bridging; data transfer; independent two-flops; interdomain communications; interface circuit; latency reduction; mean time between failure; parallel flop synchronizer; synchronization scheme; system-on-chip; timing problems; two-phase handshake protocol; Circuits; Clocks; Delay; Flip-flops; Frequency synchronization; Metastasis; Robustness; Safety; System-on-a-chip; Timing;
Conference_Titel :
Advanced System Integrated Circuits 2004. Proceedings of 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8637-X
DOI :
10.1109/APASIC.2004.1349443