Title :
Analysis and mitigation of single event effects on flash-based FPGAS
Author :
Sterpone, L. ; Boyang Du
Author_Institution :
Dipt. di Autom. e Inf. Torino, Politec. di Torino, Turin, Italy
Abstract :
In the present paper, we propose a new design flow for the analysis and the implementation of circuits on Flash-based FPGAs hardened against Single Event Effects (SEEs). The solution we developed is based on two phases: 1) an analyzer algorithm able to evaluate the propagations of SETs through logic gates; 2) a hardening algorithm able to place and route a circuit by means of optimal electrical filtering and selective guard gates insertions. The effectiveness of the proposed design flow has been evaluated by performing hardening on seven benchmark circuits and comparing the results using different implementation approaches on 130nm Flash-based technology. The obtained results have been validated against radiation-beam testing using heavy-ions and demonstrated that our solution is able to decrease the circuits sensitivity versus SEE by two orders of magnitude with a reduction of resource overhead of 83 % with respect to traditional mitigation approaches.
Keywords :
field programmable gate arrays; flash memories; logic design; logic gates; logic testing; network routing; radiation hardening (electronics); 130nm flash-based technology; SEE; SET propagation evaluation; analyzer algorithm; circuit placing; circuit routing; decrease circuit sensitivity; design flow; flash-based FPGA; hardening algorithm; logic gates; optimal electrical filtering; radiation-beam testing; resource overhead reduction; selective guard gates insertions; single event effect analysis; single event effect mitigation; single event effects; single event transients; Algorithm design and analysis; Analytical models; Field programmable gate arrays; Integrated circuit modeling; Logic gates; Reduced instruction set computing; Tunneling magnetoresistance; Flash-based FPGAs; Place and Route; Single Event Effects; Single Event Transients; Single Event Upsets; Static Analysis;
Conference_Titel :
Test Symposium (ETS), 2014 19th IEEE European
Conference_Location :
Paderborn
DOI :
10.1109/ETS.2014.6847804