Title :
Post-bond test of Through-Silicon Vias with open defects
Author :
Rodriguez-Montanes, R. ; Arumi, Daniel ; Figueras, Jaume
Author_Institution :
Dept. of Electron. Eng., Univ. Politec. de Catalunya, Barcelona, Spain
Abstract :
Through Silicon Vias (TSVs) are critical elements in three dimensional integrated circuits (3-D ICs) and are susceptible to undergo defects at different stages: during their own fabrication, the bonding stage or during their life time. Typical defects are microvoids, underfilling, misalignement, pinholes in the oxide or misalignments during bonding in such a way that resistive opens become a frequent failure mechanism affecting TSVs. Although there is considerable research effort dedicated to improve TSVs testing, no much attention has been paid to weak defects, especially to weak open defects (resistive opens) causing small delays. In this work, a testing strategy is proposed to detect small delay defects by means of a post-bond oscillation test. Variations in the Duty Cycle of transmitted signals after unbalanced logic gates are shown to detect weak open defects in TSVs. HSPICE simulations including process parameter variations show the effectiveness of the method in the detection of weak open defects above 1 kΩ.
Keywords :
design for testability; logic gates; three-dimensional integrated circuits; 3D IC; HSPICE simulations; duty cycle; logic gates; open defects; post bond oscillation test; process parameter variations; small delay defects; three dimensional integrated circuits; through silicon vias; Delays; Inverters; Logic gates; Resistance; Testing; Threshold voltage; Through-silicon vias; 3-D IC; TSV testing; Through-Silicon Via (TSV); design for testability; duty cycle; resistive open defect;
Conference_Titel :
Test Symposium (ETS), 2014 19th IEEE European
Conference_Location :
Paderborn
DOI :
10.1109/ETS.2014.6847816