DocumentCode :
170170
Title :
A generic and high-level model of large unreliable NoCs for fault tolerance and performance analysis
Author :
Chaix, Fabien ; Zergainoh, Nacer-Eddine ; Nicolaidis, Michael
Author_Institution :
TIMA, Grenoble, France
fYear :
2014
fDate :
26-30 May 2014
Firstpage :
1
Lastpage :
2
Abstract :
The integration of more and more computing cores into processors drives the adoption of larger and larger Network-on-Chips (NoCs). Concurrently, the decreasing reliability of 1 the latest technologies promotes the utilization of fault-tolerant techniques. Unfortunately, the understanding of fault-tolerant NoCs is increasingly difficult as interconnect scale up, because they require the combination of more and more complex and heterogeneous techniques. In this paper, an high-level model named VOCIS is presented, in order to ease the comprehension and analysis of large unreliable NoCs. This model features a 3D Graphical User Interface (GUI), that offers an effective and in-depth visualization of interconnects. A few analytical measurements provided directly by VOCIS are also presented, in order to assess quantitatively the impact of defects and corresponding fault-tolerant techniques.
Keywords :
data visualisation; electronic engineering computing; fault tolerant computing; graphical user interfaces; integrated circuit interconnections; network-on-chip; performance evaluation; 3D GUI; 3D graphical user interface; VOCIS; fault tolerance technique; generic model; high-level model; in-depth interconnect visualization; large unreliable NoC; network-on-chips; performance analysis; Fault tolerance; Fault tolerant systems; Graphical user interfaces; Propagation losses; Routing; Three-dimensional displays; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2014 19th IEEE European
Conference_Location :
Paderborn
Type :
conf
DOI :
10.1109/ETS.2014.6847827
Filename :
6847827
Link To Document :
بازگشت