DocumentCode :
170178
Title :
A novel adaptive fault tolerant flip-flop architecture based on TMR
Author :
Cassano, Luca ; Bosio, A. ; Di Natale, G.
Author_Institution :
Dept. of Inf. Eng., Univ. of Pisa, Pisa, Italy
fYear :
2014
fDate :
26-30 May 2014
Firstpage :
1
Lastpage :
2
Abstract :
The use of Triple Modular Redundancy (TMR) was historically introduced long time ago for improving reliability of computer systems [1]. Recently, the advances in miniaturizing of CMOS devices made digital circuits more and more unreliable. The current trend goes towards the Internet of Things and the cloud computing, where small devices have high requirements in terms of reduced power consumption and increased reliability [2]. Classical TMR solutions allow for high reliability but they cannot satisfy low-power require-ments, since they consume about three times more than the equivalent single device. However, the type of applications that are implemented in the new cloud scenario do not require high reliability all the time, but it can be assumed that some computations are more important, and thus require to be executed by a reliable hardware, while other computations are less important, and thus they can tolerate failures [3].
Keywords :
design for testability; fault tolerance; flip-flops; integrated circuit reliability; logic design; TMR; adaptive fault tolerant flip flop architecture; triple modular redundancy; Computer architecture; Fault tolerance; Fault tolerant systems; Integrated circuit reliability; Power demand; Tunneling magnetoresistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2014 19th IEEE European
Conference_Location :
Paderborn
Type :
conf
DOI :
10.1109/ETS.2014.6847831
Filename :
6847831
Link To Document :
بازگشت