Title :
Power efficient scan testing by exploiting existing error tolerance circuitry in a design
Author :
Anastasiou, Athanasios ; Tsiatouhas, Y.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of Ioannina, Ioannina, Greece
Abstract :
Timing errors are a major threat in modern integrated circuits. Suitable error tolerance design techniques exist, like Razor, aiming to confront with this situation. However, the silicon area cost of these solutions makes them unattractive for widespread use. In this paper, aiming to broaden the applicability of timing error tolerance techniques, we explore the ability to extend their use for low power scan testing operations. A low power scan version of the Razor technique is presented, which drastically reduces the scan power consumption by eliminating the signal transitions at the input of the combinational logic during the scan operations.
Keywords :
circuit testing; combinational circuits; logic design; logic testing; low-power electronics; network synthesis; timing circuits; Razor technique; combinational logic; error tolerance circuitry design; integrated circuit; power consumption; power efficient scan testing; signal transition elimination; timing error tolerance technique; Flip-flops; Latches; Power demand; Silicon; Standards; Testing; Timing; error tolerance; low-power scan; test resources reuse;
Conference_Titel :
Test Symposium (ETS), 2014 19th IEEE European
Conference_Location :
Paderborn
DOI :
10.1109/ETS.2014.6847834