Title :
Accumulator-based test-per-clock scheme for low-power on-chip application of test patterns
Author :
Voyiatzis, Ioannis
Author_Institution :
Dept. of Inf., Technol. Educ. Inst. of Athens, Athens, Greece
Abstract :
In this work we present a new scheme for the on-chip application of test patterns utilizing an accumulator structure whose inputs are driven by a barrel shifter. The consecutive patterns applied to the inputs of the Circuit Under Test differ in one bit, therefore the power consumed is lower compared to previously proposed accumulator-based pattern application schemes.
Keywords :
automatic test pattern generation; circuit testing; low-power electronics; system-on-chip; accumulator based test per clock scheme; barrel shifter; circuit under test; low power on chip application; test patterns; Europe; Generators; Hardware; Test pattern generators; Vectors; Very large scale integration;
Conference_Titel :
Test Symposium (ETS), 2014 19th IEEE European
Conference_Location :
Paderborn
DOI :
10.1109/ETS.2014.6847836