Title :
A VLSI architecture of G.SHDSL transceiver
Author :
She-Hwa Yen ; Cheng-Shing Wu ; Shine, M.-T.
Author_Institution :
Industrial Technology Research Institute
Abstract :
This paper presents a design of transceiver architecture specifically for SHDSL system. It integrates programmable karner, trellis encodeddecoder, PSD filter and two adaptive filters of Echo Cancellation (EC) and DFE equalizer (EQ) at the receiver. We propose a method, filtered-X algorithm, to solve the joint EQ and EC adaptation issue with reasonable complexity. Moreover an alldigital timing recovery is adopted in receiver to compensate the clock offset. Fixed-point simulations of the whole system show the proposed architecture is capable for SHDSL system.
Keywords :
Adaptive filters; Clocks; Communication industry; Computer architecture; Computer industry; Crosstalk; Digital signal processing; Transceivers; Transmitters; Very large scale integration;
Conference_Titel :
Advanced System Integrated Circuits 2004. Proceedings of 2004 IEEE Asia-Pacific Conference on
Conference_Location :
Fukuoka, Japan
Print_ISBN :
0-7803-8637-X
DOI :
10.1109/APASIC.2004.1349489