DocumentCode :
1702116
Title :
Modelling Of The Internal Initiation Of Latch-Up In CMOS-VLSI Circuits.
Author :
Bafleur, M. ; Agnese, P. Dall ; Sicard, E. ; Elmoznine, A. ; Buxo, J.
Author_Institution :
CNRS
fYear :
1987
Firstpage :
142
Lastpage :
149
Abstract :
The internal initiation of latch-up in a CMOS circuit is given a quantitative theoritical treatment that leads to a physical model which is favorably compared to the results of the corresponding SPICE simulations. Such an analytical model helps the designer to understand which situation should be expected to be most prone to latch-up in a given circuit. In the light of this analysis, the design of a practical circuit is analysed and internal initiation of latch-up is shown to be the main concern and then the guideline to properly size the transistor´s dimensions of this circuit.
Keywords :
Analytical models; Capacitance; Circuit analysis; Circuit simulation; Equations; Inverters; Propagation delay; SPICE; Semiconductor device modeling; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Numerical Analysis of Semiconductor Devices and Integrated Circuits, 1987. NASECODE V. Proceedings of the Fifth International Conference on the
Conference_Location :
Dublin, Ireland
Print_ISBN :
0-906783-72-0
Type :
conf
DOI :
10.1109/NASCOD.1987.721134
Filename :
721134
Link To Document :
بازگشت