DocumentCode :
1702141
Title :
A 2.4-GHz low-power all-digital phase-locked loop
Author :
Xu, Liangge ; Lindfors, Saska ; Stadius, Kari ; Ryynänen, Jussi
Author_Institution :
Dept. of Micro- & Nanosci., Helsinki Univ. of Technol., Helsinki, Finland
fYear :
2009
Firstpage :
331
Lastpage :
334
Abstract :
This paper presents a 2.4-GHz all-digital phaselocked loop (ADPLL) frequency synthesizer for wireless applications. The ADPLL is built around a digitally controlled LC oscillator, and it covers the target frequency range with fine frequency resolution. In the feedback path, a high-speed topology is employed for the variable phase accumulator to count full cycles of the RF output. A simple technique based on a short delay line in the reference signal path effectively lowers power consumption of the time-to-digital converter (TDC) and reduces in-band spurs of the output spectrum. Fabricated in a 65-nm CMOS, the ADPLL has an active area of 0.24 mm2. Measured output frequency range is from 2.29 to 2.92 GHz. The worst case phase noise at 1-MHz offset over the whole frequency range is -120 dBc/Hz when the PLL consumes 12 mW from a 1.2-V supply, and -112 dBc when power is lowered to 8 mW. The inband spurs are below -61 dBc, and far-off spurs below -57 dBc.
Keywords :
CMOS integrated circuits; UHF integrated circuits; UHF oscillators; delay lines; digital phase locked loops; frequency synthesizers; low-power electronics; phase locked oscillators; phase noise; secondary cells; CMOS technology; all-digital phase-locked loop; delay line; digitally controlled LC oscillator; frequency 2.29 GHz to 2.92 GHz; frequency synthesizer; high-speed topology; low-power ADPLL; phase noise; power 12 mW; size 65 nm; time-to-digital converter; variable phase accumulator; voltage 1.2 V; wireless applications; Delay lines; Digital control; Energy consumption; Frequency synthesizers; Oscillators; Output feedback; Phase locked loops; Radio frequency; Signal resolution; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2009. CICC '09. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-4071-9
Electronic_ISBN :
978-1-4244-4073-3
Type :
conf
DOI :
10.1109/CICC.2009.5280832
Filename :
5280832
Link To Document :
بازگشت