DocumentCode :
1702293
Title :
Arbitration latency analysis of the shared channel architecture for high performance multi-master SoC
Author :
Suh, Jisuhn ; Yoo, Hoi-Jun
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
fYear :
2004
Firstpage :
388
Lastpage :
391
Abstract :
We propose new analysis method to estimate the traffic performance of communication channel for system-on-chip (SoC). We define the channel utilization ratio, and we analyze the traffic performance of multi-master system-onchip on shared channel architecture by measure of the arbitration latency. This method is efficient to evaluate the traffic characteristics of the shared channel architecture. And this results offer the methods to optimize the parameter of the components to achieve high performance channel. To verify the efficiency of this method, we experiment the latency of single shared channel architecture by various conditions of components composing SoC. We simulated the effect of number of masters and 2 types of arbitration algorithm by using defined channel utilization ratio. In this analysis, it is found that the arbitration latency increases with the number of masters and channel utilization ratio. The arbitration algorithm affects the arbitration latency according to the number of masters. The throughput of data transaction is proportional to channel utilization ratio.
Keywords :
hardware description languages; integrated circuit design; integrated circuit interconnections; system-on-chip; timing; VHDL code; arbitration algorithm; arbitration latency analysis; channel utilization ratio; communication channel architecture; communication channel traffic performance; data transaction; high performance multi-master SoC; platform-based design; shared channel architecture; timing diagram; Algorithm design and analysis; Communication channels; Communication system control; Computer architecture; Data communication; Delay; Master-slave; Performance analysis; Semiconductor device measurement; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced System Integrated Circuits 2004. Proceedings of 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8637-X
Type :
conf
DOI :
10.1109/APASIC.2004.1349506
Filename :
1349506
Link To Document :
بازگشت