DocumentCode :
1703246
Title :
F6: Mixed-signal/RF design and modeling in next-generation CMOS
Author :
Murmann, Boris ; Savoj, Jafar ; Wambacq, Piet ; Jieh-Tsorng Wu
Author_Institution :
Stanford Univ., Stanford, CA, USA
fYear :
2013
Firstpage :
510
Lastpage :
511
Abstract :
Technology awareness and modeling is important in all areas of mixed-signal and RF design. This forum intends to provide a holistic overview and discussion spanning a variety of important topics in device modeling, reliability and simulation in next-generation CMOS. It begins with an analog/RF-centric comparison between FinFET and ultra-thin-body SOI technology. The next two talks then venture into bias stress and Electrostatic Discharge Protection (ESD), which are two issues of ever-increasing importance for future scaling. The fourth presentation discusses the latest developments surrounding the popular BSIM transistor model, and explains how this new model can be efficiently coupled to the analog/RF design process. Motivated by their increasing significance in integrated RF transceivers, the next talk outlines a future roadmap for passive components in scaled technologies. Then, we expand upon modeling challenges that arise when components are stacked in three dimensions. Finally, this series of modeling talks is rounded up by two comprehensive presentations that summarize key challenges from the foundry and EDA tool vendor perspectives.
Keywords :
CMOS integrated circuits; MOSFET; electrostatic discharge; integrated circuit design; radiofrequency integrated circuits; semiconductor device models; silicon-on-insulator; BSIM transistor model; EDA tool; ESD; FinFET; RF design; analog-RF-centric comparison; bias stress; device modeling; electrostatic discharge protection; foundry; integrated RF transceiver; mixed-signal design; next-generation CMOS; passive component; technology awareness; technology modeling; ultra-thin-body SOI technology; CMOS integrated circuits; Educational institutions; Integrated circuit modeling; Radio frequency; Reliability; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2013 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4673-4515-6
Type :
conf
DOI :
10.1109/ISSCC.2013.6487605
Filename :
6487605
Link To Document :
بازگشت