DocumentCode :
1704621
Title :
Switched Resonant Clocking (SRC) scheme enabling dynamic frequency scaling and low-speed test
Author :
Ikeuchi, Katsuyuki ; Sakaida, Kosuke ; Ishida, Koichi ; Sakurai, Takayasu ; Takamiya, Makoto
Author_Institution :
Univ. of Tokyo, Tokyo, Japan
fYear :
2009
Firstpage :
33
Lastpage :
36
Abstract :
A novel Switched Resonant Clocking (SRC) scheme is proposed to solve two basic problems of the conventional resonant clocking, that is, power increase and clock waveform inability at the lower clock frequency region. The power increase prohibits widely-used dynamic frequency scaling (DFS) and the waveform instability hinders low-speed function tests. A test chip in 0.18 mum CMOS is manufactured and measured to show that the SRC suppresses power increase at low clock frequency and enables the low-speed tests, while reducing the clock power by 8% at 1.5-GHz clock with an area penalty of 4.8%.
Keywords :
clocks; low-power electronics; switched networks; dynamic frequency scaling; low-speed test; switched resonant clocking scheme; waveform instability; Area measurement; Clocks; Frequency measurement; Manufacturing; Power measurement; Resonance; Semiconductor device measurement; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2009. CICC '09. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-4071-9
Electronic_ISBN :
978-1-4244-4073-3
Type :
conf
DOI :
10.1109/CICC.2009.5280919
Filename :
5280919
Link To Document :
بازگشت