Title :
A multilayer gridless area router for yield improvement
Author :
Li, Duo ; Cai, Yici ; Hong, Xianlong
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Abstract :
A new multilayer gridless area router to improve the yield of IC layout is presented. The improvement of yield is achieved by reducing the critical areas where circuit faults are likely to happen. This gridless area router utilizes a cost function for critical area computation and heuristically lays the patterns on the places where it is less possible to induce critical areas. The router also takes other objectives into consideration, such as routing completion rate and net length. It takes advantage of gridless routing to gain more flexibility and higher completion rate. The results show that the critical area is effectively decreased by 13% on average while maintaining the routing completion rate over 99%.
Keywords :
integrated circuit layout; integrated circuit yield; multilayers; network routing; IC layout yield improvement; circuit faults; cost function; critical areas; gridless routing; multilayer gridless area router; net length; routing completion rate; Circuits; Compaction; Cost function; Fabrication; Grid computing; Manufacturing; Nonhomogeneous media; Predictive models; Routing; Wires;
Conference_Titel :
Communications, Circuits and Systems, 2005. Proceedings. 2005 International Conference on
Print_ISBN :
0-7803-9015-6
DOI :
10.1109/ICCCAS.2005.1495334